

← module (/wiki/module)

This problem is similar to the previous one (module (/wiki/module)). You are given a module named mod\_a that has 2 outputs and 4 inputs, in that order. You must connect the 6 ports by position to your top-level module's ports out1, out2, a, b, c, and d, in that order.

You are given the following module:

```
module mod_a ( output, output, input, input, input, input );
```



Expected solution length: Around 1 line.

```
Module Declaration
module top_module (
    input a,
    input b,
    input c,
    input d,
    output out1,
    output out2
);
```

```
Write your solution here

| module top_module (
| input a, |
| input b, |
```

```
4
          input c,
   5
          input d,
  6
         output out1,
  7
         output out2
  8
    );
  9
 10
    endmodule
 11
                Submit (new window)
  Submit
Upload a source file... ¥
```

← module (/wiki/module)

Retrieved from "http://hdlbits.01xz.net/mw/index.php?title=Module\_pos&oldid=1479 (http://hdlbits.01xz.net/mw/index.php?title=Module\_pos&oldid=1479)"

Category (/wiki/Special:Categories): Modules (/wiki/Category:Modules)

## **Problem Set Contents**

- Getting Started
- ▼ Verilog Language
  - ▶ Basics
  - ▶ Vectors
  - ▼ Modules: Hierarchy

    - Connecting ports by position (/wiki/module\_pos)
    - Connecting ports by name (/wiki/module\_name)
    - ◆ Three modules (/wiki/module\_shift)
    - Modules and vectors (/wiki/module\_shift8)
    - ◆ Adder 1 (/wiki/module\_add)
    - ◆ Adder 2 (/wiki/module\_fadd)
    - O Carry-select adder (/wiki/module\_cseladd)
    - O Adder-subtractor (/wiki/module\_addsub)
  - ▶ Procedures
  - ▶ More Verilog Features
- ▶ Circuits
- ▶ Verification: Reading Simulations
- ▶ Verification: Writing Testbenches